# **Tutorial**

This tutorial is still incomplete. Please contribute by clicking on the Edit this page on GitHub link at the bottom of this page.

#### Table of Contents

- 1. Registers
- 2. Clock Sources and Setup
- 3. Code Options
  - Fuses
  - Undocumented Registers
- 4. Digital I/O
  - Maximum Current
- 5. Interrupts
- 6. VDD/2 LCD Bias Voltage Generator
- 7. Watchdog Timer
- 8. Low Voltage Reset (LVR)
- 9. Simulation and Emulation
  - µCsim
  - Free PDK Simulator
  - pacmancoder/vpadauk
  - Free PDK Emulator
  - Padauk ICE (in-circuit emulator)

## 

All registers are in undefined state at startup. The "Reset" column in the datasheets is misleading (and only emulated by the original IDE which generates code to set all registers to 0). You have to initialize all registers yourself.

## Clock Sources and Setup

TODO: This section is still missing and should explain the following terms:

\_sdcc\_external\_startup, IHRC, ILRC, external crystal, SYSCLK, maximum possible clk frequency, factory calibrated values, easy pdk calibration, ...

## Code Options

Padauk  $\mu$ Cs have several options that are called "code option" in the datasheet. There is usually an overview of all code options a  $\mu$ C supports in a chapter towards the end of the datasheet. The datasheet does not provide any detailed information on how to set the code options, because Padauk expects users to use their IDE which takes care of that for you. Some code options are set as fuses, whereas others are set in undocumented registers.

To figure out whether a code option is set as a fuse or in an undocumented register, you can consult the following table. For  $\mu$ Cs not listed in the table, you need to look into the PDK include files as described in the next two sections, or into the original .INC files that come with the Padauk IDE.

|                     |          | Fus          |                  |                  |                |                | U           | Indocu     | meı         |         |
|---------------------|----------|--------------|------------------|------------------|----------------|----------------|-------------|------------|-------------|---------|
| μC                  |          | rus          | se               | ROP              |                |                |             |            |             |         |
| μΟ                  | Security | Pin<br>Drive | Startup<br>Speed | 3-<br>bit<br>LVR | INT0<br>Source | INT1<br>Source | TMX<br>Bits | TMX<br>CLK | PWM<br>Type | P\<br>C |
| PFS154              | x        | Х            | Х                |                  |                |                |             |            |             |         |
| PFS172 <sup>1</sup> | x        | х            | Х                |                  | Х              | Х              | х           | Х          | х           |         |
| PFS173              | x        | x            | Х                |                  | X              | Х              | Х           | X          | X           |         |
| PMS150C             | x        | Х            | x                | х                |                |                |             |            |             |         |

|                      |          | Fus          |                  |                  |                |                | U           | Indocu     | meı         |         |
|----------------------|----------|--------------|------------------|------------------|----------------|----------------|-------------|------------|-------------|---------|
| μС                   |          | rus          | se               | ROP              |                |                |             |            |             |         |
|                      | Security | Pin<br>Drive | Startup<br>Speed | 3-<br>bit<br>LVR | INT0<br>Source | INT1<br>Source | TMX<br>Bits | TMX<br>CLK | PWM<br>Type | P\<br>C |
| PMS15A               | х        | Х            | x                | х                |                |                |             |            |             |         |
| PMS152               | х        |              | Х                |                  | Х              | Х              | x           | х          | х           | ÷       |
| PMS154C <sup>2</sup> | x        | х            | Х                | х                |                |                |             |            |             |         |
| PMS171B <sup>3</sup> | X        | x            | x                |                  | x              | x              | X           | X          | x           |         |

Click on an individual table cell to get the code that controls the corresponding code option.

#### *₽* Fuses

Some of the code options are configured by setting bits in a magic word towards the end of the ROM. These can be set using the  $PDK\_SET\_FUSE(...)$  macro. The factory-default fuse settings differ depending on the  $\mu C$  model, which is why it is best to always set all supported fuses. Be aware that your program must only contain a single call to  $PDK\_SET\_FUSE$ .

```
// Example of setting fuses on a PFS173
// The available fuses vary depending on the μC model!
#define PFS173

#include <pdk/device.h>

unsigned char _sdcc_external_startup(void)
{
    PDK_SET_FUSE(FUSE_SECURITY_ON | FUSE_PB4_PB5_NORMAL | FUSE_BOOTUP_SLOW }

void main(void)
{
    // ...
}
```

### Undocumented Registers

Other code options are configured in undocumented registers:

- ROP: Many μCs have a ROP register that configures PWM, timer, and external interrupt related code options.
- MISC2: Some μCs have a MISC2 register that supports selecting the comparator edge(s) that trigger an interrupt.
- MISCLVR: Some μCs configure the LVR and sometimes bandgap related code options in a MISCLVR register.

It is unclear whether you are allowed to change these code options while the  $\mu C$  is running, or whether you are supposed to only set them once and leave them as they are.

```
// Example of using the ROP register on a PFS173
// The available settings and undocumented registers vary depending on the
#define PFS173

#include <pdk/device.h>

unsigned char _sdcc_external_startup(void)
{
    // ...
}

void main(void)
{
    // Use PA4 for INT1 instead of PB0
    ROP = ROP_INT_SRC_PA4;
}
```

## ∂ Digital I/O

Digital I/O is organized in ports of (at most) 8 pins. The ports are named A, B, and C. I/O pins are controlled by the following registers (replace x by A, B, or C):

- PxC Control Register: Controls whether the pin is used as an input (0) or output (1).
- Px Data Register: Sets the output low (0) or (high). Has no effect on inputs.
- PxPH **Pull-up ("pull-high") Register**: Enables a pull-up resistor. The resistor is also active when the pin is used as an output and driven high (!)
- PxPL **Pull-down ("pull-low") Register**: Enables a pull-down resistor (only very few ports and pins have pull-down resistors). It is unknown whether the resistor is also

active when the pin is used as an output and driven high (!)

• PXDIER **Digital Input Enable Register**: For pins to work as digital inputs, this register needs to be set to 1. Otherwise the input signal is cut off from the digital circuitry (including the external interrupt hardware + wake up functionality). This is recommended when using the pin as an analog input to the ADC or comparator, and required when using the pin as input of an external crystal.

The following table provides an overview of how the registers work together to control an I/O pin (this example uses PB.0).

| PBC.0 | PB.0 | РВРН.0 | PBPL.0 | PBDIER.0 | Result                                                               |
|-------|------|--------|--------|----------|----------------------------------------------------------------------|
| 0     | x    | х      | х      | 0        | Digital I/O disabled (can only use pin for analog input and crystal) |
| 0     | х    | 0      | 0      | 1        | Input without pull resistors                                         |
| 0     | х    | 1      | 0      | 1        | Input with pull-up resistor                                          |
| 0     | x    | 0      | 1      | 1        | Input with pull-down resistor                                        |
| 0     | x    | 1      | 1      | 1        | not explicitly mentioned in datasheet                                |
| 1     | 0    | х      | х      | X        | Output low wihout pull resistors                                     |
| 1     | 1    | 0      | 0      | х        | Output high wihout pull resistors                                    |
| 1     | 1    | 1      | 0      | X        | Output high with pull-up resistor                                    |
| 1     | 1    | 1      | 1      | X        | not explicitly mentioned in datasheet                                |
| 1     | 1    | 0      | 1      | Х        | not explicitly mentioned in datasheet                                |

#### Maximum Current

The maximum current an I/O pin can drive and sink varies by pin and  $\mu$ C. Take a look at the interactive pinout diagram of an individual  $\mu$ C and enable "Maximum Sink/Drive Current" to learn more.

TODO: Many µCs can increase the maximum current on two of their pins.

- How do I enable that?
- Is there any downside to enabling that?

## 

Padauk  $\mu$ Cs provide up to 8 interrupt sources. Interrupts are configured with the following registers:

INTEGS: Interrupt Edge Select Register

• INTRQ: Interrupt Request Register

• INTEN: Interrupt Enable Register

Whenever an interrupt occurs, the corresponding bit in the INTRQ register is set to [1] by hardware. The  $\mu$ C never sets the bit back to [0]. This has to be done by your program.

If you want to trigger an interrupt service routine (ISR) when an interrupt occurs, then you have to individually enable it for each interrupt source by setting the corresponding bit to 1 in the INTEN register. In addition, you need to enable interrupts globally by calling engint().

All interrupts share a single ISR, which is denoted by adding the \_\_interrupt(0) attribute to the function definition. Inside the ISR, you have to check which interrupt(s) triggered it by checking the corresponding bits in the INTRQ register. It is possible for multiple interrupts to occur at the same time

If you handle multiple interrupts in your ISR **and** you disable an interrupt conditionally by setting its corresponding bit in INTEN to 0 at some point in your program, you also have to check the INTEN register when the ISR is called. This is because the bit in INTRQ is still set even if the interrupt is disabled in INTEN. The alternative is to disable **all** interrupts whenever you want to disable a single interrupt by calling disgint().

The following example shows how to use the two external interrupts on a PFS173:

```
#include <stdint.h>
#include <pdk/device.h>

volatile uint16_t counter;

void interrupt(void) __interrupt(0)
{
```

```
if (
    INTEN & INTEN PAO // Is the interrupt enabled?
    INTRQ & INTRQ PA0 // Did the interrupt occur?
   // Reset interrupt request bit
   INTRQ &= ~INTRQ PA0;
   // Handle interrupt
   counter++;
  }
    INTEN & INTEN PB0 // Is the interrupt enabled?
   INTRQ & INTRQ PB0 // Did the interrupt occur?
   // Reset interrupt request bit
   INTRQ &= ~INTRQ PB0;
   // Handle interrupt
   // ...
 }
void main(void)
 INTEN = INTEN PA0 | INTEN PB0;
 INTEGS = INTEGS PA0 BOTH | INTEGS PB0 BOTH;
 // Further initialization code
 // Enable interrupts.
 INTRO = 0:
 __engint();
 for(;;) {
   // Make sure to temporarily disable the interrupt when
   // reading the variable from the main program, since access
   // to 16 bit variables is not atomic.
   uint16 t i;
   INTEN &= ~INTEN PA0;
   // The ISR is now no longer called when an interrupt at PAO occurrs.
   // However, the INTRQ PAO bit in INTRQ will still be set if an interru
   // -> Let's say at this moment the signal at PAO changes
   // -> INTRQ & INTRQ PAO is set to 1 by hardware
   // -> The ISR is not called, because INTEN & INTEN PAO is not set.
   i = counter;
   // -> Let's say at this moment the signal at PBO changes
   // -> INTRQ & INTRQ PB0 is set to 1 by hardware
   // -> The ISR is called, because INTEN & INTEN PB0 is set AND interrup
   //
   // Important: The INTRQ PAO bit is still set to 1!
```

```
// If we don't check INTEN & INTEN_PAO in the ISR, the code for PAO wor
// though we disabled the interrupt.

// Re-enable the PAO interrupt now that we have read the counter varial
INTEN |= INTEN_PAO;

// ...
}

unsigned char _sdcc_external_startup(void)
{
   // ...
}
```

# VDD/2 LCD Bias Voltage Generator

Some µCs have the ability to output VDD/2 on some of their pins. This functionality is enabled in the MISC register. After enabling the LCD bias voltage generator, the corresponding pins can no longer be used as input pins, because configuring them as input enables the VDD/2 output. You should disable pull-up, pull-down resistors and also disable the PxDIER bit for the corresponding pins when using the LCD bias voltage generator.

The following table provides an overview of how the registers work together to control the LCD bias voltage generator (this example uses PB.0).

| PBC.0 | PB.0 | PBPH.0 | PBPL.0 | PBDIER.0 | Result       |
|-------|------|--------|--------|----------|--------------|
| 0     | х    | 0      | 0      | 0        | Output VDD/2 |
| 1     | 0    | 0      | 0      | х        | Output GND   |
| 1     | 1    | 0      | 0      | х        | Output VDD   |

## Watchdog Timer

The watchdog timer continuously counts up and automatically resets the  $\mu$ C when it reaches its maximum value. It can be enabled in the CLKMD register (make sure to enable both the watchdog and ILRC). The timeout value is set in the MISC register and can be either 8k, 16k, 64k, or 256k ILRC ticks.

To avoid μC resets during normal operation, you should regularly call \_\_wdreset(); to

reset the watchdog timer. The <code>ILRC</code> frequency and therefore watchdog timeout period can "drift a lot due to variation of manufacturing, supply voltage and temperature"<sup>4</sup>. You should also call <code>\_wdreset();</code> right after reset and wakeup, because "the watchdog period will also be shorter than expected after reset or wakeup events"<sup>4</sup>.

## Low Voltage Reset (LVR)

LVR automatically resets and stops the  $\mu$ C while the supply voltage is below the configured LVR threshold. LVR is enabled by default and can be disabled in the MISC register. The threshold is configured as a code option; see the Code Options section for more information.

You should configure the LVR threshold to at least meet the minium voltage supported by your system clock setting. Consult the f\_SYS row in the "Device Characteristics" table of the datasheet for more information.

### Simulation and Emulation

Several options exist to simulate/emulate a Padauk  $\mu$ C. However, the official in-circuit emulator from Padauk currently is the only option that supports peripherals and interrupts. *Emulators* emulate a  $\mu$ C in hardware. They are usually realized using FPGAs and run in realtime. *Simulators* simulate a  $\mu$ C in software and are usually slower than the real  $\mu$ C.

#### 

 $\mu$ Csim is part of SDCC and supports simulation of Padauk  $\mu$ Cs, including breakpoints. The binary is called spdk and currently supports the following instruction sets and  $\mu$ Cs (spdk -H):

| Instruction Set | Simulated μC |
|-----------------|--------------|
| PDK13           | PMC153       |
| PDK14           | PMS132B      |
| PDK15           | PMS134       |

Interrupts are not currently supported.

#### μCsim Usage Example

This example invocation shows some of the commands supported by the simulator.

```
spdk main.ihx -X 8000000 -tPMS134

dump ram 0 9999 # dump RAM contents from byte 0 to 9999
dump regs8 0 9999 # dump register contents from register 0 to 9999
dump rom 0 9999 # dump ROM contents from word 0 to 9999

step 2 # step program execution 2 times

state # print state of \muC

break 0x26 # set breakpoint before the instruction at 0x26 is execution # run program forever or until breakpoint is hit
```

**Watchout:** ROM addresses used by the emulator are word-based, whereas ROM addresses printed in the main.rst file are byte-based. To break at the following instruction defined in the main.rst file:

000040 F4 51 122 sub a, #0xf4

you have to divide the byte-based address (0x000040) by 2 when setting the breakpoint for the simulator:

break 0x20

#### 

A work in progress simulator for the PDK14 instruction set is available at free-pdk/fppa-pdk-tools. It currently does not support interrupts or peripherals.

#### 

@pacmancoder has created a simulator for PDK13 that supports the PMS150C. The simulator is written in Rust and has support for interrupts, the timer, and digital IO.

#### Free PDK Emulator

A work in progress VHDL-based emulator for the PDK14 instruction set and PFS152  $\mu$ C is available at free-pdk/fppa-pdk-emulator-vhdl.

#### Padauk ICE (in-circuit emulator)

Padauk offers in-circuit emulators that can be controlled from the Padauk IDE. A list of available emulators is available here. The list of  $\mu$ Cs each emulator supports can be found here. The Padauk ICE supports most features of the  $\mu$ Cs, and features not supported by ICE are usually called out in the datasheets.

The Padauk ICE **cannot** be used to emulate programs created by the Free PDK toolchain.

- Some additional options seem to exist which are not documented in the datasheet: https://github.com/fre e-pdk/pdk-includes/blob/f44fc2e7678b1ab72ed8bac6b9d408118f330ad8/device/pfs172.h#L153-L165 ←
- 2. This µC has additional undocumented code options configured in MISC2: https://github.com/free-pdk/pd k-includes/blob/f44fc2e7678b1ab72ed8bac6b9d408118f330ad8/device/pms154c.h#L156-L158 ↔
- Some additional options seem to exist which are not documented in the datasheet: https://github.com/fre e-pdk/pdk-includes/blob/f44fc2e7678b1ab72ed8bac6b9d408118f330ad8/device/pms171b.h#L145-L14 8 ←
- 4. From the PFS173 datasheet ← ←2

Edit this page on GitHub

Checkout /doc-style for more information on some of the special Markdown formatting features we use.

#### Free PDK

Free PDK

free-pdk

Free PDK is an effort to create an open source alternative to the proprietary Padauk µC programmer, as well as adding support to SDCC for Padauk µCs.